參數(shù)資料
型號(hào): AD5624BRMZ
廠商: Analog Devices Inc
文件頁(yè)數(shù): 10/24頁(yè)
文件大?。?/td> 0K
描述: IC DAC NANO 12BIT QUAD 10-MSOP
產(chǎn)品培訓(xùn)模塊: Data Converter Fundamentals
DAC Architectures
標(biāo)準(zhǔn)包裝: 50
系列: nanoDAC™
設(shè)置時(shí)間: 3µs
位數(shù): 12
數(shù)據(jù)接口: DSP,MICROWIRE?,QSPI?,串行,SPI?
轉(zhuǎn)換器數(shù)目: 4
電壓電源: 單電源
工作溫度: -40°C ~ 105°C
安裝類(lèi)型: 表面貼裝
封裝/外殼: 10-TFSOP,10-MSOP(0.118",3.00mm 寬)
供應(yīng)商設(shè)備封裝: 10-MSOP
包裝: 管件
輸出數(shù)目和類(lèi)型: 4 電壓,單極;4 電壓,雙極
采樣率(每秒): 287k
產(chǎn)品目錄頁(yè)面: 783 (CN2011-ZH PDF)
AD5624/AD5664
Rev. 0 | Page 18 of 24
LDAC FUNCTION
The AD5624/AD5664 DACs have double-buffered interfaces
consisting of two banks of registers: input registers and DAC
registers. The input registers are connected directly to the input
shift register and the digital code is transferred to the relevant
input register on completion of a valid write sequence. The
DAC registers contain the digital code used by the resistor
strings.
The double-buffered interface is useful if the user requires
simultaneous updating of all DAC outputs. The user can write
to three of the input registers individually and then write to the
remaining input register and update all DAC registers, the
outputs update simultaneously. Command 010 is reserved for
this software LDAC.
Access to the DAC registers is controlled by the LDAC
function. The LDAC registers contain two modes of operation
for each DAC channel. The DAC channels are selected by
setting the bits of the 4-bit LDAC register (DB3, DB2, DB1, and
DB0). Command 110 is reserved for setting up the LDAC
register. When the LDAC bit register is set low, the
corresponding DAC registers are latched and the input
registers can change state without affecting the contents of the
DAC registers. When the LDAC bit register is set high,
however, the DAC registers become transparent and the
contents of the input registers are transferred to them on the
falling edge of the 24th SCLK pulse. This is equivalent to having
an LDAC hardware pin tied permanently low for the selected
DAC channel, that is, synchronous update mode. See Table 12
for the LDAC register mode of operation. See Table 13 for
contents of the input shift register during the LDAC register set-
up command.
This flexibility is useful in applications where the user wants to
update select channels simultaneously, while the rest of the
channels update synchronously.
Table 12.
LDAC Register Mode of Operation
Load DAC Register
LDAC Bits
(DB3 to DB0)
LDAC Mode of Operation
0
Normal operation (default), DAC register
update is controlled by write command.
1
The DAC registers are updated after new
data is read in on the falling edge of the
24th SCLK pulse.
Table 13. 24-Bit Input Shift Register Contents for LDAC Setup Command for the AD5624/AD5664
DB23 to
DB22
(MSB)
DB21
DB20
DB19
DB18
DB17
DB16
DB15 to
DB4
DB3
DB2
DB1
DB0
(LSB)
x
1
0
x
DacD
DacC
DacB
DacA
Don’t Care
Command bits (C2 to C0)
Address bits (A3 to A0); don’t care
Don’t
cares
Set bit to 0 or 1 for required mode of
operation on respective channel
相關(guān)PDF資料
PDF描述
ICS87004AGLFT IC CLOCK GEN ZD 1:4 24-TSSOP
VI-J4J-MZ-F2 CONVERTER MOD DC/DC 36V 25W
VI-BNP-MV-F4 CONVERTER MOD DC/DC 13.8V 150W
VI-BNP-MV-F3 CONVERTER MOD DC/DC 13.8V 150W
AD5318ARUZ IC DAC 10BIT OCTAL W/BUF 16TSSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD5624BRMZ 制造商:Analog Devices 功能描述:12BIT DAC NANO QUAD SMD MSOP10
AD5624BRMZ 制造商:Analog Devices 功能描述:D/A Converter (D-A) IC
AD5624BRMZ-REEL7 功能描述:IC DAC 12BIT QUAD 10 MSOP RoHS:是 類(lèi)別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:nanoDAC™ 產(chǎn)品培訓(xùn)模塊:LTC263x 12-, 10-, and 8-Bit VOUT DAC Family 特色產(chǎn)品:LTC2636 - Octal 12-/10-/8-Bit SPI VOUT DACs with 10ppm/°C Reference 標(biāo)準(zhǔn)包裝:91 系列:- 設(shè)置時(shí)間:4µs 位數(shù):10 數(shù)據(jù)接口:MICROWIRE?,串行,SPI? 轉(zhuǎn)換器數(shù)目:8 電壓電源:單電源 功率耗散(最大):2.7mW 工作溫度:-40°C ~ 85°C 安裝類(lèi)型:表面貼裝 封裝/外殼:14-WFDFN 裸露焊盤(pán) 供應(yīng)商設(shè)備封裝:14-DFN-EP(4x3) 包裝:管件 輸出數(shù)目和類(lèi)型:8 電壓,單極 采樣率(每秒):*
AD5624R 制造商:AD 制造商全稱(chēng):Analog Devices 功能描述:Quad, 12-/14-/16-Bit nanoDACs with 5 ppm/C On-Chip Reference
AD5624RBCPZ-3R2 功能描述:IC DAC NANO 12BIT 1.25V 10-LFCSP RoHS:是 類(lèi)別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:nanoDAC™ 標(biāo)準(zhǔn)包裝:47 系列:- 設(shè)置時(shí)間:2µs 位數(shù):14 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 電壓電源:單電源 功率耗散(最大):55µW 工作溫度:-40°C ~ 85°C 安裝類(lèi)型:表面貼裝 封裝/外殼:28-SSOP(0.209",5.30mm 寬) 供應(yīng)商設(shè)備封裝:28-SSOP 包裝:管件 輸出數(shù)目和類(lèi)型:1 電流,單極;1 電流,雙極 采樣率(每秒):*