CMOS Output Module Timing4 t" />
<ins id="cs2s3"><ul id="cs2s3"></ul></ins>
  • 參數(shù)資料
    型號: A42MX16-3PQ100I
    廠商: Microsemi SoC
    文件頁數(shù): 87/142頁
    文件大?。?/td> 0K
    描述: IC FPGA MX SGL CHIP 24K 100-PQFP
    標(biāo)準(zhǔn)包裝: 66
    系列: MX
    輸入/輸出數(shù): 83
    門數(shù): 24000
    電源電壓: 3 V ~ 3.6 V,4.5 V ~ 5.5 V
    安裝類型: 表面貼裝
    工作溫度: -40°C ~ 85°C
    封裝/外殼: 100-BQFP
    供應(yīng)商設(shè)備封裝: 100-PQFP(14x20)
    40MX and 42MX FPGA Families
    Re vi s i on 11
    1 - 45
    CMOS Output Module Timing4
    tDLH
    Data-to-Pad HIGH
    5.5
    6.4
    7.2
    8.5
    11.9
    ns
    tDHL
    Data-to-Pad LOW
    4.8
    5.5
    6.2
    7.3
    10.2
    ns
    tENZH
    Enable Pad Z to HIGH
    4.7
    5.5
    6.2
    7.3
    10.2
    ns
    tENZL
    Enable Pad Z to LOW
    6.8
    7.9
    8.9
    10.5
    14.7
    ns
    tENHZ
    Enable Pad HIGH to Z
    11.1
    12.8
    14.5
    17.1
    23.9
    ns
    tENLZ
    Enable Pad LOW to Z
    8.2
    9.5
    10.7
    12.6
    17.7
    ns
    dTLH
    Delta LOW to HIGH
    0.05
    0.06
    0.07
    0.10
    ns/pF
    dTHL
    Delta HIGH to LOW
    0.03
    0.04
    0.06
    ns/pF
    Table 1-29 A40MX02 Timing Characteristics (Nominal 3.3 V Operation) (continued)
    (Worst-Case Commercial Conditions, VCC = 3.0 V, TJ = 70°C)
    –3 Speed
    –2 Speed
    –1 Speed
    Std Speed
    –F Speed
    Parameter / Description
    Min.
    Max.
    Min. Max. Min. Max. Min. Max. Min. Max. Units
    Notes:
    1. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for
    estimating device performance. Post-route timing analysis or simulation is required to determine actual performance.
    2. Set-up times assume fanout of 3. Further testing information can be obtained from the Timer utility.
    3. The hold time for the DFME1A macro may be greater than 0 ns. Use the Timer tool from the Designer software to check
    the hold time for this macro.
    4. Delays based on 35 pF loading.
    相關(guān)PDF資料
    PDF描述
    863093C15ALF BACKSHELL DB15 90DEG PLASTIC
    FMC17DRAN CONN EDGECARD 34POS R/A .100 SLD
    FMC17DRAH CONN EDGECARD 34POS R/A .100 SLD
    APA300-BG456 IC FPGA PROASIC+ 300K 456-PBGA
    ESC31DTEF CONN EDGECARD 62POS .100 EYELET
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    A42MX16-3PQ100M 制造商:未知廠家 制造商全稱:未知廠家 功能描述:40MX and 42MX FPGA Families
    A42MX16-3PQ160 功能描述:IC FPGA MX SGL CHIP 24K 160-PQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:MX 標(biāo)準(zhǔn)包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計:- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FPBGA(27X27)
    A42MX16-3PQ160I 功能描述:IC FPGA MX SGL CHIP 24K 160-PQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:MX 標(biāo)準(zhǔn)包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計:- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FPBGA(27X27)
    A42MX16-3PQ160M 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
    A42MX16-3PQ208 功能描述:IC FPGA MX SGL CHIP 24K 208-PQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:MX 標(biāo)準(zhǔn)包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計:- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FPBGA(27X27)