<ins id="hmzma"><sup id="hmzma"></sup></ins>
    <tbody id="hmzma"><menuitem id="hmzma"></menuitem></tbody>
  • <pre id="hmzma"><fieldset id="hmzma"></fieldset></pre>
    <ins id="hmzma"><ul id="hmzma"></ul></ins>
    參數(shù)資料
    型號: A42MX09-1VQ100I
    廠商: Microsemi SoC
    文件頁數(shù): 82/142頁
    文件大?。?/td> 0K
    描述: IC FPGA MX SGL CHIP 14K 100VQFP
    標(biāo)準(zhǔn)包裝: 90
    系列: MX
    輸入/輸出數(shù): 83
    門數(shù): 14000
    電源電壓: 3 V ~ 3.6 V,4.5 V ~ 5.5 V
    安裝類型: 表面貼裝
    工作溫度: -40°C ~ 85°C
    封裝/外殼: 100-TQFP
    供應(yīng)商設(shè)備封裝: 100-VQFP(14x14)
    40MX and 42MX FPGA Families
    1- 40
    R e v i sio n 1 1
    Timing Characteristics
    Table 1-28 A40MX02 Timing Characteristics (Nominal 5.0 V Operation)
    (Worst-Case Commercial Conditions, VCC = 4.75 V, TJ = 70°C)
    –3 Speed
    –2 Speed
    –1 Speed
    Std Speed
    –F Speed
    Units
    Parameter / Description
    Min.
    Max.
    Min.
    Max.
    Min.
    Max.
    Min.
    Max.
    Min.
    Max.
    Logic Module Propagation Delays
    tPD1
    Single Module
    1.2
    1.4
    1.6
    1.9
    2.7
    ns
    tPD2
    Dual-Module Macros
    2.7
    3.1
    3.5
    4.1
    5.7
    ns
    tCO
    Sequential Clock-to-Q
    1.2
    1.4
    1.6
    1.9
    2.7
    ns
    tGO
    Latch G-to-Q
    1.2
    1.4
    1.6
    1.9
    2.7
    ns
    tRS
    Flip-Flop (Latch) Reset-to-Q
    1.2
    1.4
    1.6
    1.9
    2.7
    ns
    Logic Module Predicted Routing Delays1
    tRD1
    FO = 1 Routing Delay
    1.3
    1.5
    1.7
    2.0
    2.8
    ns
    tRD2
    FO = 2 Routing Delay
    1.8
    2.1
    2.4
    2.8
    3.9
    ns
    tRD3
    FO = 3 Routing Delay
    2.3
    2.7
    3.0
    3.6
    5.0
    ns
    tRD4
    FO = 4 Routing Delay
    2.9
    3.3
    3.7
    4.4
    6.1
    ns
    tRD8
    FO = 8 Routing Delay
    4.9
    5.7
    6.5
    7.6
    10.6
    ns
    Logic Module Sequential Timing2
    tSUD
    Flip-Flop (Latch)
    Data Input Set-Up
    3.1
    3.5
    4.0
    4.7
    6.6
    ns
    tHD
    3
    Flip-Flop (Latch)
    Data Input Hold
    0.0
    ns
    tSUENA Flip-Flop (Latch)
    Enable Set-Up
    3.1
    3.5
    4.0
    4.7
    6.6
    ns
    tHENA
    Flip-Flop (Latch) Enable Hold
    0.0
    ns
    tWCLKA Flip-Flop (Latch)
    Clock Active Pulse Width
    3.3
    3.8
    4.3
    5.0
    7.0
    ns
    tWASYN Flip-Flop (Latch)
    Asynchronous Pulse Width
    3.3
    3.8
    4.3
    5.0
    7.0
    ns
    tA
    Flip-Flop Clock Input Period
    4.8
    5.6
    6.3
    7.5
    10.4
    ns
    fMAX
    Flip-Flop (Latch) Clock
    Frequency (FO = 128)
    181
    168
    154
    134
    80
    MHz
    Input Module Propagation Delays
    tINYH
    Pad-to-Y HIGH
    0.7
    0.8
    0.9
    1.1
    1.5
    ns
    tINYL
    Pad-to-Y LOW
    0.6
    0.7
    0.8
    1.0
    1.3
    ns
    Notes:
    1. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for
    estimating device performance. Post-route timing analysis or simulation is required to determine actual performance.
    2. Set-up times assume fanout of 3. Further testing information can be obtained from the Timer utility.
    3. The hold time for the DFME1A macro may be greater than 0 ns. Use the Timer tool from the Designer software to check
    the hold time for this macro.
    4. Delays based on 35pF loading.
    相關(guān)PDF資料
    PDF描述
    A3P400-FG484I IC FPGA 1KB FLASH 400K 484-FBGA
    M1A3P600L-FGG144I IC FPGA 1KB FLASH 600K 144-FBGA
    A3P600L-PQG208I IC FPGA 1KB FLASH 600K 208-PQFP
    A3P600L-PQ208I IC FPGA 1KB FLASH 600K 208-PQFP
    M1A3P600-2PQG208I IC FPGA 1KB FLASH 600K 208-PQFP
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    A42MX09-1VQ100M 制造商:Microsemi Corporation 功能描述:FPGA 14K GATES 336 CELLS 148MHZ/247MHZ 0.45UM 3.3V/5V 100VQF - Trays 制造商:Microsemi Corporation 功能描述:IC FPGA 83 I/O 100VQFP
    A42MX09-1VQG100 功能描述:IC FPGA MX SGL CHIP 14K 100VQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:MX 標(biāo)準(zhǔn)包裝:90 系列:ProASIC3 LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計(jì):36864 輸入/輸出數(shù):157 門數(shù):250000 電源電壓:1.425 V ~ 1.575 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 125°C 封裝/外殼:256-LBGA 供應(yīng)商設(shè)備封裝:256-FPBGA(17x17)
    A42MX09-1VQG100I 功能描述:IC FPGA MX SGL CHIP 14K 100VQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:MX 標(biāo)準(zhǔn)包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計(jì):- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FPBGA(27X27)
    A42MX09-1VQG100M 制造商:Microsemi Corporation 功能描述:FPGA 14K GATES 336 CELLS 148MHZ/247MHZ 0.45UM 3.3V/5V 100VQF - Trays 制造商:Microsemi Corporation 功能描述:IC FPGA 83 I/O 100VQFP
    A42MX09-2BG100 制造商:未知廠家 制造商全稱:未知廠家 功能描述:40MX and 42MX FPGA Families