2-50 Revision 13 Table 2-62 2.5 V LVCMOS High Slew Commercial-Case Conditions: " />
鍙冩暩(sh霉)璩囨枡
鍨嬭櫉锛� A3P400-1PQ208I
寤犲晢锛� Microsemi SoC
鏂囦欢闋佹暩(sh霉)锛� 182/220闋�
鏂囦欢澶�?銆�?/td> 0K
鎻忚堪锛� IC FPGA 1KB FLASH 400K 208-PQFP
妯�(bi膩o)婧�(zh菙n)鍖呰锛� 24
绯诲垪锛� ProASIC3
RAM 浣嶇附瑷�(j矛)锛� 55296
杓稿叆/杓稿嚭鏁�(sh霉)锛� 151
闁€鏁�(sh霉)锛� 400000
闆绘簮闆诲锛� 1.425 V ~ 1.575 V
瀹夎椤炲瀷锛� 琛ㄩ潰璨艰
宸ヤ綔婧害锛� -40°C ~ 85°C
灏佽/澶栨锛� 208-BFQFP
渚涙噳(y墨ng)鍟嗚ō(sh猫)鍌欏皝瑁濓細 208-PQFP锛�28x28锛�
绗�1闋�绗�2闋�绗�3闋�绗�4闋�绗�5闋�绗�6闋�绗�7闋�绗�8闋�绗�9闋�绗�10闋�绗�11闋�绗�12闋�绗�13闋�绗�14闋�绗�15闋�绗�16闋�绗�17闋�绗�18闋�绗�19闋�绗�20闋�绗�21闋�绗�22闋�绗�23闋�绗�24闋�绗�25闋�绗�26闋�绗�27闋�绗�28闋�绗�29闋�绗�30闋�绗�31闋�绗�32闋�绗�33闋�绗�34闋�绗�35闋�绗�36闋�绗�37闋�绗�38闋�绗�39闋�绗�40闋�绗�41闋�绗�42闋�绗�43闋�绗�44闋�绗�45闋�绗�46闋�绗�47闋�绗�48闋�绗�49闋�绗�50闋�绗�51闋�绗�52闋�绗�53闋�绗�54闋�绗�55闋�绗�56闋�绗�57闋�绗�58闋�绗�59闋�绗�60闋�绗�61闋�绗�62闋�绗�63闋�绗�64闋�绗�65闋�绗�66闋�绗�67闋�绗�68闋�绗�69闋�绗�70闋�绗�71闋�绗�72闋�绗�73闋�绗�74闋�绗�75闋�绗�76闋�绗�77闋�绗�78闋�绗�79闋�绗�80闋�绗�81闋�绗�82闋�绗�83闋�绗�84闋�绗�85闋�绗�86闋�绗�87闋�绗�88闋�绗�89闋�绗�90闋�绗�91闋�绗�92闋�绗�93闋�绗�94闋�绗�95闋�绗�96闋�绗�97闋�绗�98闋�绗�99闋�绗�100闋�绗�101闋�绗�102闋�绗�103闋�绗�104闋�绗�105闋�绗�106闋�绗�107闋�绗�108闋�绗�109闋�绗�110闋�绗�111闋�绗�112闋�绗�113闋�绗�114闋�绗�115闋�绗�116闋�绗�117闋�绗�118闋�绗�119闋�绗�120闋�绗�121闋�绗�122闋�绗�123闋�绗�124闋�绗�125闋�绗�126闋�绗�127闋�绗�128闋�绗�129闋�绗�130闋�绗�131闋�绗�132闋�绗�133闋�绗�134闋�绗�135闋�绗�136闋�绗�137闋�绗�138闋�绗�139闋�绗�140闋�绗�141闋�绗�142闋�绗�143闋�绗�144闋�绗�145闋�绗�146闋�绗�147闋�绗�148闋�绗�149闋�绗�150闋�绗�151闋�绗�152闋�绗�153闋�绗�154闋�绗�155闋�绗�156闋�绗�157闋�绗�158闋�绗�159闋�绗�160闋�绗�161闋�绗�162闋�绗�163闋�绗�164闋�绗�165闋�绗�166闋�绗�167闋�绗�168闋�绗�169闋�绗�170闋�绗�171闋�绗�172闋�绗�173闋�绗�174闋�绗�175闋�绗�176闋�绗�177闋�绗�178闋�绗�179闋�绗�180闋�绗�181闋�鐣�(d膩ng)鍓嶇182闋�绗�183闋�绗�184闋�绗�185闋�绗�186闋�绗�187闋�绗�188闋�绗�189闋�绗�190闋�绗�191闋�绗�192闋�绗�193闋�绗�194闋�绗�195闋�绗�196闋�绗�197闋�绗�198闋�绗�199闋�绗�200闋�绗�201闋�绗�202闋�绗�203闋�绗�204闋�绗�205闋�绗�206闋�绗�207闋�绗�208闋�绗�209闋�绗�210闋�绗�211闋�绗�212闋�绗�213闋�绗�214闋�绗�215闋�绗�216闋�绗�217闋�绗�218闋�绗�219闋�绗�220闋�
ProASIC3 DC and Switching Characteristics
2-50
Revision 13
Table 2-62 2.5 V LVCMOS High Slew
Commercial-Case Conditions: TJ = 70掳C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V
Applicable to Standard Plus I/O Banks
Drive
Strength
Speed
Grade
tDOUT
tDP
tDIN
tPY
tEOUT
tZL
tZH
tLZ
tHZ
tZLS
tZHS
Units
4 mA
Std.
0.66
8.28
0.04
1.30
0.43
7.41
8.28
2.25
2.07
9.64
10.51
ns
鈥�1
0.56
7.04
0.04
1.10
0.36
6.30
7.04
1.92
1.76
8.20
8.94
ns
鈥�2
0.49
6.18
0.03
0.97
0.32
5.53
6.18
1.68
1.55
7.20
7.85
ns
6 mA
Std.
0.66
4.85
0.04
1.30
0.43
4.65
4.85
2.59
2.71
6.88
7.09
ns
鈥�1
0.56
4.13
0.04
1.10
0.36
3.95
4.13
2.20
2.31
5.85
6.03
ns
鈥�2
0.49
3.62
0.03
0.97
0.32
3.47
3.62
1.93
2.02
5.14
5.29
ns
8 mA
Std.
0.66
4.85
0.04
1.30
0.43
4.65
4.85
2.59
2.71
6.88
7.09
ns
鈥�1
0.56
4.13
0.04
1.10
0.36
3.95
4.13
2.20
2.31
5.85
6.03
ns
鈥�2
0.49
3.62
0.03
0.97
0.32
3.47
3.62
1.93
2.02
5.14
5.29
ns
12 mA
Std.
0.66
3.21
0.04
1.30
0.43
3.27
3.14
2.82
3.11
5.50
5.38
ns
鈥�1
0.56
2.73
0.04
1.10
0.36
2.78
2.67
2.40
2.65
4.68
4.57
ns
鈥�2
0.49
2.39
0.03
0.97
0.32
2.44
2.35
2.11
2.32
4.11
4.02
ns
Notes:
1. Software default selection highlighted in gray.
2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.
Table 2-63 2.5 V LVCMOS Low Slew
Commercial-Case Conditions: TJ = 70掳C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V
Applicable to Standard Plus I/O Banks
Drive
Strength
Speed
Grade
tDOUT
tDP
tDIN
tPY
tEOUT
tZL
tZH
tLZ
tHZ
tZLS
tZHS
Units
4 mA
Std.
0.66
10.84
0.04
1.30
0.43
10.64
10.84
2.26
1.99
12.87
13.08
ns
鈥�1
0.56
9.22
0.04
1.10
0.36
9.05
9.22
1.92
1.69
10.95
11.12
ns
鈥�2
0.49
8.10
0.03
0.97
0.32
7.94
8.10
1.68
1.49
9.61
9.77
ns
6 mA
Std.
0.66
7.37
0.04
1.30
0.43
7.50
7.36
2.59
2.61
9.74
9.60
ns
鈥�1
0.56
6.27
0.04
1.10
0.36
6.38
6.26
2.20
2.22
8.29
8.16
ns
鈥�2
0.49
5.50
0.03
0.97
0.32
5.60
5.50
1.93
1.95
7.27
7.17
ns
8 mA
Std.
0.66
7.37
0.04
1.30
0.43
7.50
7.36
2.59
2.61
9.74
9.60
ns
鈥�1
0.56
6.27
0.04
1.10
0.36
6.38
6.26
2.20
2.22
8.29
8.16
ns
鈥�2
0.49
5.50
0.03
0.97
0.32
5.60
5.50
1.93
1.95
7.27
7.17
ns
12 mA
Std.
0.66
5.63
0.04
1.30
0.43
5.73
5.51
2.83
3.01
7.97
7.74
ns
鈥�1
0.56
4.79
0.04
1.10
0.36
4.88
4.68
2.41
2.56
6.78
6.59
ns
鈥�2
0.49
4.20
0.03
0.97
0.32
4.28
4.11
2.11
2.25
5.95
5.78
ns
Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.
鐩搁棞(gu膩n)PDF璩囨枡
PDF鎻忚堪
IDT71V256SA10YG IC SRAM 256KBIT 10NS 28SOJ
IDT71124S15YG IC SRAM 1MBIT 15NS 32SOJ
A40MX04-1PQG100I IC FPGA MX SGL CHIP 6K 100-PQFP
IDT71124S12YG IC SRAM 1MBIT 12NS 32SOJ
A3P250-FG144T IC FPGA 1KB FLASH 250K 144-FBGA
鐩搁棞(gu膩n)浠g悊鍟�/鎶€琛�(sh霉)鍙冩暩(sh霉)
鍙冩暩(sh霉)鎻忚堪
A3P400-1PQG144 鍒堕€犲晢:ACTEL 鍒堕€犲晢鍏ㄧū:Actel Corporation 鍔熻兘鎻忚堪:ProASIC3 Flash Family FPGAs
A3P400-1PQG144ES 鍒堕€犲晢:ACTEL 鍒堕€犲晢鍏ㄧū:Actel Corporation 鍔熻兘鎻忚堪:ProASIC3 Flash Family FPGAs
A3P400-1PQG144I 鍒堕€犲晢:ACTEL 鍒堕€犲晢鍏ㄧū:Actel Corporation 鍔熻兘鎻忚堪:ProASIC3 Flash Family FPGAs
A3P400-1PQG144PP 鍒堕€犲晢:ACTEL 鍒堕€犲晢鍏ㄧū:Actel Corporation 鍔熻兘鎻忚堪:ProASIC3 Flash Family FPGAs
A3P400-1PQG208 鍔熻兘鎻忚堪:IC FPGA 1KB FLASH 400K 208-PQFP RoHS:鏄� 椤炲垾:闆嗘垚闆昏矾 (IC) >> 宓屽叆寮� - FPGA锛堢従(xi脿n)鍫村彲绶ㄧ▼闁€闄e垪锛� 绯诲垪:ProASIC3 妯�(bi膩o)婧�(zh菙n)鍖呰:152 绯诲垪:IGLOO PLUS LAB/CLB鏁�(sh霉):- 閭忚集鍏冧欢/鍠厓鏁�(sh霉):792 RAM 浣嶇附瑷�(j矛):- 杓稿叆/杓稿嚭鏁�(sh霉):120 闁€鏁�(sh霉):30000 闆绘簮闆诲:1.14 V ~ 1.575 V 瀹夎椤炲瀷:琛ㄩ潰璨艰 宸ヤ綔婧害:-40°C ~ 85°C 灏佽/澶栨:289-TFBGA锛孋SBGA 渚涙噳(y墨ng)鍟嗚ō(sh猫)鍌欏皝瑁�:289-CSP锛�14x14锛�