參數(shù)資料
型號: 72845LB25PF8
廠商: INTEGRATED DEVICE TECHNOLOGY INC
元件分類: FIFO
英文描述: 4K X 18 BI-DIRECTIONAL FIFO, 15 ns, PQFP128
封裝: TQFP-128
文件頁數(shù): 18/26頁
文件大?。?/td> 334K
代理商: 72845LB25PF8
25
COMMERCIAL AND INDUSTRIAL
TEMPERATURE RANGES
IDT72805LB/72815LB/72825LB/72835LB/72845LB CMOS Dual SyncFIFOTM
256 x 18, 512 x 18, 1,024 x 18, 2,048 x 18 and 4,096 x 18
Figure 31. Block Diagram of 512 x 18, 1,024 x 18, 2,048 x 18, 4,096 x 18, 8,192 x 18 Synchronous
FIFO Memory With Programmable Flags used in Depth Expansion Configuration
Dn
INPUT READY
WRITE ENABLE
WRITE CLOCK
WEN
WCLK
IR
DATA IN
RCLK
READ CLOCK
RCLK
REN
OE
OUTPUT ENABLE
OUTPUT READY
Qn
Dn
IR
GND
WEN
WCLK
OR
REN
OE
Qn
READ ENABLE
OR
DATA OUT
TRANSFER CLOCK
3139 drw 31
n
RXI
HF
72805
72815
72825
72835
72845
WXI
FL
VCC
GND
(0,1)
72805
72815
72825
72835
72845
RXI
WXI
FL
VCC
GND
(0,1)
PAF
HF
PAE
DEPTH EXPANSION CONFIGURATION (FWFT MODE)
In FWFT mode, the FIFOs can be connected in series (the data outputs
of one FIFO connected to the data inputs of the next) with no external logic
necessary. The resulting configuration provides a total depth equivalent to
the sum of the depths associated with each single FIFO. Figure 31 shows
a depth expansion using one IDT72805LB/72815LB/72825LB/72835LB/
72845LB devices.
Care should be taken to select FWFT mode during Master Reset for all
FIFOs in the depth expansion configuration. The first word written to an
empty configuration will pass from one FIFO to the next (“ripple down”) until
it finally appears at the outputs of the last FIFO in the chain–no read
operation is necessary but the RCLK of each FIFO must be free-running.
Each time the data word appears at the outputs of one FIFO, that device’s
OR line goes LOW, enabling a write to the next FIFO in line.
For an empty expansion configuration, the amount of time it takes for
OR
of the last FIFO in the chain to go LOW (i.e. valid data to appear on the last
FIFO’s outputs) after a word has been written to the first FIFO is the sum of
the delays for each individual FIFO:
(N – 1)*(4*transfer clock) + 3*TRCLK
where N is the number of FIFOs in the expansion and TRCLK is the RCLK
period. Note that extra cycles should be added for the possibility that the
tSKEW1 specification is not met between WCLK and transfer clock, or RCLK
and transfer clock, for the
OR flag.
The “ripple down” delay is only noticeable for the first word written to an
empty depth expansion configuration. There will be no delay evident for
subsequent words written to the configuration.
The first free location created by reading from a full depth expansion
configuration will “bubble up” from the last FIFO to the previous one until it
finally moves into the first FIFO of the chain. Each time a free location is
created in one FIFO of the chain, that FIFO’s
IR line goes LOW, enabling
the preceding FIFO to write a word to fill it.
For a full expansion configuration, the amount of time it takes for
IR of the
first FIFO in the chain to go LOW after a word has been read from the last
FIFO is the sum of the delays for each individual FIFO:
(N – 1)*(3*transfer clock) + 2 TWCLK
where N is the number of FIFOs in the expansion and TWCLK is the WCLK
period. Note that extra cycles should be added for the possibility that the
tSKEW1 specification is not met between RCLK and transfer clock, or WCLK
and transfer clock, for the
IR flag.
The Transfer Clock line should be tied to either WCLK or RCLK,
whichever is faster. Both these actions result in data moving, as quickly as
possible, to the end of the chain and free locations to the beginning of the
chain.
相關(guān)PDF資料
PDF描述
72T3655L5BBGI 2K X 36 OTHER FIFO, 3.6 ns, PBGA208
72V275L15PF8 32K X 18 OTHER FIFO, 10 ns, PQFP64
72V285L10PF8 64K X 18 OTHER FIFO, 6.5 ns, PQFP64
72V285L15TFI9 64K X 18 OTHER FIFO, 10 ns, PQFP64
72V3626L15PFG 256 X 36 BI-DIRECTIONAL FIFO, 10 ns, PQFP128
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
72845LB25PF9 功能描述:IC FIFO SYNC DL 4096X18 128TQFP 制造商:idt, integrated device technology inc 系列:7200 包裝:托盤 零件狀態(tài):最後搶購 存儲容量:144K(4K x 18 x 2) 功能:同步 數(shù)據(jù)速率:40MHz 訪問時間:15ns 電壓 - 電源:4.5V ~ 5.5V 電流 - 電源(最大值):60mA 總線方向:雙向 擴充類型:深度,寬度 可編程標志支持:是 中繼能力:無 FWFT 支持:無 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:128-LQFP 供應(yīng)商器件封裝:128-TQFP(14x20) 標準包裝:1,000
72846-204LF 功能描述:I/O 連接器 72846-204LF-SOFIX POWER KIT RoHS:否 制造商:Hirose Connector 產(chǎn)品:Plugs 系列:DH 端口數(shù)量: 位置/觸點數(shù)量:51 節(jié)距:1 mm 觸點電鍍: 觸點材料: 型式:Male 電流額定值:0.5 A 安裝風(fēng)格:Cable 端接類型:IDC 顏色: 安裝角:
72846-205LF 功能描述:I/O 連接器 72846-205LF-SOFIX POWER KIT RoHS:否 制造商:Hirose Connector 產(chǎn)品:Plugs 系列:DH 端口數(shù)量: 位置/觸點數(shù)量:51 節(jié)距:1 mm 觸點電鍍: 觸點材料: 型式:Male 電流額定值:0.5 A 安裝風(fēng)格:Cable 端接類型:IDC 顏色: 安裝角:
72-8470 制造商:Tenma 功能描述:Portable 2-Channel 20MHz Oscilloscope with True RMS Multimeter 制造商:TENMA 功能描述:OSCILLOSCOPE, HAND-HELD, 2-CHAN, 20MHZ, 100MSPS; Scope Type:Hand Held; Scope Channels:2 Digital; Bandwidth:20MHz; Meter Display Type:TFT-LCD Colour; Sampling Rate:100MSPS; Input Impedance:10Mohm; Rise Time:17.5ns; Input Voltage:400V
72847-202LF 功能描述:高速/模塊連接器 SOFIX POWER KIT RoHS:否 制造商:Molex 系列:iPass 產(chǎn)品類型: 排數(shù): 列數(shù): 位置/觸點數(shù)量:38 安裝角:Right 節(jié)距:0.8 mm 安裝風(fēng)格:Plug 端接類型:SMD/SMT 外殼材料:Thermoplastic 觸點材料:High Performance Alloy (HPA) 觸點電鍍:Gold