參數(shù)資料
型號: 550EA312M000DGR
廠商: SILICON LABORATORIES
元件分類: VCXO, clock
英文描述: VCXO, CLOCK, 312 MHz, LVPECL OUTPUT
封裝: ROHS COMPLIANT PACKAGE-6
文件頁數(shù): 1/14頁
文件大?。?/td> 230K
代理商: 550EA312M000DGR
Rev. 0.6 6/07
Copyright 2007 by Silicon Laboratories
Si550
VOLTAGE-CONTROLLED CRYSTAL OSCILLATOR (VCXO)
10 MHZ TO 1.4 GHZ
Features
Applications
Description
The Si550 VCXO utilizes Silicon Laboratories’ advanced DSPLL circuitry to
provide a low-jitter clock at high frequencies. The Si550 is available with
any-rate output frequency from 10 to 945 MHz and selected frequencies to
1400 MHz. Unlike traditional VCXOs, where a different crystal is required for
each output frequency, the Si550 uses one fixed crystal to provide a wide
range of output frequencies. This IC-based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In
addition, DSPLL clock synthesis provides superior supply noise rejection,
simplifying the task of generating low-jitter clocks in noisy environments
typically found in communication systems. The Si550 IC-based VCXO is
factory-configurable for a wide variety of user specifications, including
frequency, supply voltage, output format, tuning slope, and temperature
stability. Specific configurations are factory programmed at time of shipment,
thereby eliminating the long lead times associated with custom oscillators.
Functional Block Diagram
Available with any-rate output
frequencies from 10 to 945 MHz
and selected frequencies to
1.4 GHz
3rd generation DSPLL with
superior jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Lead-free/RoHS-compliant
SONET/SDH
xDSL
10 GbE LAN/WAN
Low-jitter clock generation
Optical modules
Clock and data recovery
Fixed
Frequency
XO
Any-rate
10-1400 MHz
DSPLL
Clock Synthesis
ADC
VDD
CLK+
CLK–
Vc
OE
GND
Ordering Information:
Pin Assignments:
(Top View)
Si5602
1
2
3
6
5
4
VC
GND
OE
VDD
CLK+
CLK–
Si550
REVISION D
相關PDF資料
PDF描述
550GD050M000DG VCXO, CLOCK, 50 MHz, CMOS OUTPUT
550HJ644M531DG VCXO, CLOCK, 644.531 MHz, ECL OUTPUT
550PM065M000DG VCXO, CLOCK, 65 MHz, CMOS OUTPUT
550CE38M8800DG VCXO, CLOCK, 38.88 MHz, CMOS OUTPUT
5G42A-80M-FREQ VCXO, CLOCK, 1 MHz - 50 MHz, HCMOS/TTL OUTPUT
相關代理商/技術參數(shù)
參數(shù)描述
550EC200M000DG 制造商:Silicon Laboratories Inc 功能描述:OSCILLATOR - Trays
550EC200M000DGR 制造商:Silicon Laboratories Inc 功能描述:OSCILLATOR - Tape and Reel
550EC718M863DG 制造商:Silicon Laboratories Inc 功能描述:VCXO, 718.863000MHZ, LVPECL, 2.5V - Trays
550EC718M863DGR 制造商:Silicon Laboratories Inc 功能描述:VCXO, 718.863000MHZ, LVPECL, 2.5V - Tape and Reel
550ED100M000DG 制造商:Silicon Laboratories Inc 功能描述:OSCILLATOR - Trays