<ins id="x4gw6"><noframes id="x4gw6"></noframes></ins>
<pre id="x4gw6"><menu id="x4gw6"></menu></pre>
<kbd id="x4gw6"><dfn id="x4gw6"><input id="x4gw6"></input></dfn></kbd>
  • <label id="x4gw6"><menuitem id="x4gw6"></menuitem></label>
            
    
    
    參數(shù)資料
    型號(hào): 28F320S5
    英文描述: WORD-WIDE FlashFile MEMORY FAMILY
    中文描述: 字寬FlashFile存儲(chǔ)器家族
    文件頁數(shù): 26/52頁
    文件大?。?/td> 1262K
    代理商: 28F320S5
    28F160S3, 28F320S3
    E
    26
    ADVANCE INFORMATION
    Following a program, block erase, set block lock-bit,
    or clear block lock-bits command sequence, only
    SR.7 is valid until the Write State Machine
    completes or suspends the operation. Device I/O
    pins DQ
    0-6
    and DQ
    8-15
    are invalid. When the
    operation completes or suspends (SR.7 = 1), all
    contents of the Status Register are valid when read.
    The eXtended Status Register (XSR) may be read
    to determine Write Buffer availability (see Table 16).
    The XSR may be read at any time by writing the
    Write to Buffer command. After writing this
    command, all subsequent read operations output
    data from the XSR, until another valid command is
    written. The contents of the XSR are latched on the
    falling edge of OE# or CE
    X
    # whichever occurs last
    in the read cycle. Write to buffer command must be
    re-issued to update the XSR latch.
    4.5
    Clear Status Register
    Command
    Status Register bits SR.5, SR.4, SR.3, and SR.1
    are set to
    “1”s by the WSM and can only be reset
    by the Clear Status Register command. These bits
    indicate various failure conditions (see Table 15).
    By allowing system software to reset these bits,
    several operations (such as cumulatively erasing or
    locking multiple blocks or programming several
    bytes/words in sequence) may be performed. The
    Status Register may be polled to determine if an
    error occurred during the sequence.
    To clear the Status Register, the Clear Status
    Register
    command
    is
    independently of the applied V
    voltage. This
    command is not functional during block erase or
    program suspend modes.
    written.
    It
    functions
    4.6
    Block Erase Command
    Block Erase is executed one block at a time and
    initiated by a two-cycle command. A Block Erase
    Setup command is written first, followed by a
    Confirm command. This command sequence
    requires appropriate sequencing and an address
    within the block to be erased (erase changes all
    block data to FFH). Block preconditioning, erase,
    and verify are handled internally by the WSM
    (invisible to the system). After the two-cycle block
    erase sequence is written, the device automatically
    outputs Status Register data when read (see Figure
    10). The CPU can detect block erase completion by
    analyzing STS in level RY/BY# mode or Status
    Register bit SR.7. Toggle OE#, CE
    0
    #, or CE
    1
    # to
    update the Status Register.
    When the block erase is complete, Status Register
    bit SR.5 should be checked. If a block erase error is
    detected, the Status Register should be cleared
    before system software attempts corrective actions.
    The CUI remains in read Status Register mode until
    a new command is issued.
    This two-step command sequence of set-up
    followed by execution ensures that block contents
    are not accidentally erased. An invalid Block Erase
    command sequence will result in both Status
    Register bits SR.4 and SR.5 being set to “1.” Also,
    reliable block erasure can only occur when
    V
    CC
    = V
    CC1/2
    and V
    PP
    = V
    PPH1/2
    . In the absence of
    these voltages, block contents are protected
    against erasure. If block erase is attempted while
    V
    V
    PPLK
    , SR.3 and SR.5 will be set to “1.”
    Successful
    block
    erase
    corresponding block lock-bit be cleared, or WP# =
    V
    IH
    . If block erase is attempted when the
    corresponding block lock-bit is set and WP# = V
    IL,
    the block erase will fail and SR.1 and SR.5 will be
    set to “1.”
    requires
    that
    the
    4.7
    Full Chip Erase Command
    The Full Chip Erase command followed by a
    Confirm command erases all unlocked blocks. After
    the Confirm command is written, the device erases
    all unlocked blocks from block 0 to block 31 (or 63)
    sequentially. Block preconditioning, erase, and
    verify are handled internally by the WSM. After the
    Full Chip Erase command sequence is written to
    the CUI, the device automatically outputs the Status
    Register data when read. The CPU can detect full
    chip erase completion by polling the STS pin in
    level RY/BY# mode or Status Register bit SR.7.
    When the full chip erase is complete, Status
    Register bit SR.5 should be checked to see if the
    operation completed successfully. If an erase error
    occurred, the Status Register should be cleared
    before issuing the next command. The CUI remains
    in read Status Register mode until a new command
    is issued. If an error is detected while erasing a
    block during a full chip erase operation, the WSM
    skips the remaining cells in that block and proceeds
    to erase the next block. Reading the block valid
    status code by issuing the Read Identifier Codes
    command or Query command informs the user of
    which block(s) failed to erase.
    相關(guān)PDF資料
    PDF描述
    28F640J5 Dual-Slot, PCMCIA Analog Power Controller
    28LV010RT2DB20 3.3V 1 Megabit (128K x 8-Bit) EEPROM
    28LV010 3.3V 1 Megabit (128K x 8-Bit) EEPROM
    28LV010RPDB20 3.3V 1 Megabit (128K x 8-Bit) EEPROM
    28LV010RPDB25 3.3V 1 Megabit (128K x 8-Bit) EEPROM
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    28F320W30 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:1.8 Volt Intel Wireless Flash Memory with 3 Volt I/O and SRAM (W30)
    28F400B3 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:SMART 3 ADVANCED BOOT BLOCK WORD-WIDE
    28F400B5 制造商:未知廠家 制造商全稱:未知廠家 功能描述:SMART 5 BOOT BLOCK. FLASH MEMORY FAMILY 2. 4. 8 MBIT
    28F400B5WG8BET 制造商: 功能描述: 制造商:Micron Technology Inc 功能描述: 制造商:undefined 功能描述:
    28F400BL-B 制造商:未知廠家 制造商全稱:未知廠家 功能描述:4-MBlT (256K x 16. 512K x 8) LOW-POWER BOOT BLOCK FLASH MEMORY FAMILY