參數(shù)資料
型號(hào): 22360
英文描述: NetPHY-4LP-KT/12PT? 14.1KB (PDF)
中文描述: NetPHY-4LP-KT/12PT? 14.1KB(PDF格式)
文件頁(yè)數(shù): 1/1頁(yè)
文件大?。?/td> 14K
代理商: 22360
PRELIMINARY
Publication #
22360
Issue Date:
April 1999
Rev:
A
Amendment/0
NetPHY-4LP-KT/12PT
12-Port Demonstration Kit for the Am79C875
DISTINCTIVE CHARACTERISTICS
n
Evaluation board is configured for layout
demonstration
n
Compact step-and-repeat design ideal for multi-
port applications
n
Quad magnetics modules with 12-port RJ-45
dual-stack connector
n
Single VDD plane, single VSS plane, with
appropriate decoupling capacitors
GENERAL DESCRIPTION
The NetPHY-4LP Demonstration Kit provides an
easy-to-use tool for demonstrating the ease of design
and layout using the NetPHY-4LP Low Power Quad 10/
100 Ethernet Transceiver. This non-functional board
will show how easy it is for system designers to create
a four-port layout and to step-and-repeat the layout for
any number of ports (in multiples of 4). 24-, 36-, and 48-
port switch systems can easily be created without the
need for individual routing and layout, as traditionally
required.
The NetPHY-4LP demonstration board shows an ac-
tual layout for a 12-port system. The small size of each
NetPHY-4LP device results in significant board space
savings against other quad PHY devices, even against
hex and octal PHYs. Because the NetPHY-4LP is opti-
mized for RMII switch applications, the package size is
drastically reduced to a 100-pin standard PQFP pack-
age. RMII reduces the number of pins required at the
PHY/ASIC interface to 7 pins per port. This is a savings
of 9 pins per port from the legacy MII interface. Less
pins also means lower pin and package costs for
ASICs.
The NetPHY-4LP device is pin-placement optimized for
switch applications. The RMII pins are located on the
side that interfaces to the ASIC, requiring very short
traces and minimizing outside interference that can af-
fect high-speed signals. Also, LED and configuration
pins are placed on the sides of the NetPHY-4LP pack-
age, away from the high-speed data and control pins,
which they would affect otherwise. Furthermore, all the
transmit and receive differential pairs are located on
the magnetics side, and traces are very short and
direct to minimize signal attenuation.
To demonstrate compact layout and placement, the
NetPHY-4LP demonstration board provides the layout
from the PHY to the dual-stack RJ-45 connector, which
is the setup that more closely resembles what is used
in today’s system boxes. It is imperative that the layout
be clean and concise, since any kind of interference
significantly affects signal conditions. Therefore, the
layout provided in the demonstration kit is the most op-
timal in terms of noise and connectivity.
KIT CONTENTS
n
NetPHY-4LP Demonstration board
n
Schematics
n
Bill of Materials
n
Board artwork for all layers
n
NetPHY-4LP device data sheet (PID 22236B)
The contents of this document are provided in connection with Advanced Micro Devices, Inc. ("AMD") products. AMD makes no representations
or warranties with respect to the accuracy or completeness of the contents of this publication and reserves the right to make changes to speci-
fications and product descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any in-
tellectual property rights is granted by this publication. Except as set forth in AMD's Standard Terms and Conditions of Sale, AMD assumes no
liability whatsoever, and disclaims any express or implied warranty, relating to its products including, but not limited to, the implied warranty of
merchantability, fitness for a particular purpose, or infringement of any intellectual property right.
AMD's products are not designed, intended, authorized or warranted for use as components in systems intended for surgical implant into the
body, or in other applications intended to support or sustain life, or in any other application in which the failure of AMD's product could create a
situation where personal injury, death, or severe property or environmental damage may occur. AMD reserves the right to discontinue or make
changes to its products at any time without notice.
Trademarks
Copyright 1999 Advanced Micro Devices, Inc. All rights reserved.
AMD, the AMD logo, and combinations thereof, and HomePNA and PCnet are trademarks of Advanced Micro Devices, Inc.
Product names used in this publication are for identification purposes only and may be trademarks of their respective companies.
相關(guān)PDF資料
PDF描述
22363A Simple System Interface for UltraNAND Flash
22368 Home Networking Board Design Using PCnet-Home Devices? - (PDF)
22374A Migrating between Boot and Uniform Sectored Flash Devices
223878119764 CAPACITOR 1.2UF 16V
223878119766 CAPACITOR 1.8UF 16V
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
223601-1 制造商:TE Connectivity 功能描述:CONN BP 24 POS 2MM ST - Bulk
223603-3 功能描述:高速/模塊連接器 2MMFB ASY 096 SIG HD 720 RoHS:否 制造商:Molex 系列:iPass 產(chǎn)品類型: 排數(shù): 列數(shù): 位置/觸點(diǎn)數(shù)量:38 安裝角:Right 節(jié)距:0.8 mm 安裝風(fēng)格:Plug 端接類型:SMD/SMT 外殼材料:Thermoplastic 觸點(diǎn)材料:High Performance Alloy (HPA) 觸點(diǎn)電鍍:Gold
2236040-1 功能描述:CONTACT KIT, R5, INLET TYPE 1,PL 制造商:te connectivity amp connectors 系列:* 零件狀態(tài):有效 標(biāo)準(zhǔn)包裝:200
223604-2 制造商:TE Connectivity 功能描述:CONN BP PIN 48 POS 2MM PRESS FIT ST TH - Bulk
2236088-1 制造商:TE Connectivity 功能描述:4POS,HSD,180PIN,180REC,CABLE ASSY,CODA 制造商:TE CONNECTIVITY 功能描述:4POS,HSD,180PIN,180REC,CABLE ASSY,CODA