參數(shù)資料
型號: Si5321
廠商: Electronic Theatre Controls, Inc.
英文描述: SONET/SDH PRECISION CLOCK MULTIPLIER IC
中文描述: SONET / SDH的精密時鐘倍頻集成電路
文件頁數(shù): 19/34頁
文件大?。?/td> 606K
代理商: SI5321
Si5321
Rev. 2.3
19
and setting FEC[2:0] = 001 (255/238 FEC scaling).
Finally, a 622.08 MHz output clock (a non-FEC rate) can
be generated from a 20.83 MHz input clock (an FEC
rate) by setting INFRQSEL[2:0] = 001 (19.44 MHz
range), setting FRQSEL[2:0] = 011 (32x multiplication)
and setting FEC[2:0] = 010 (238/255 FEC scaling).
2.3. PLL Performance
The Si5321 PLL provides extremely low jitter
generation, high jitter tolerance, and a well-controlled
jitter transfer function with low peaking and a high
degree of jitter attenuation.
2.3.1. Jitter Generation
Jitter generation is defined as the amount of jitter
produced at the output of the device with a jitter free
input clock. Generated jitter arises from sources within
the VCO and other PLL components. Jitter generation is
a function of the PLL bandwidth setting. Higher loop
bandwidth settings may result in lower jitter generation
but may also result in less attenuation of jitter than
might be present on the input clock signal.
2.3.2. Jitter Transfer
Jitter transfer is defined as the ratio of output signal jitter
to input signal jitter for a specified jitter frequency. The
jitter transfer characteristic determines the amount of
input clock jitter that passes to the outputs. The DSPLL
technology used in the Si5321 provides tightly-
controlled jitter transfer curves because the PLL gain
parameters are determined by digital circuits that do not
vary over supply voltage, process, and temperature. In
a system application, a well-controlled transfer curve
minimizes the output clock jitter variation from board to
board and provides more consistent system level jitter
performance.
The jitter transfer characteristic is a function of the
BWSEL[1:0] setting. Lower bandwidth settings result in
more jitter attenuation of the incoming clock but may
result in higher jitter generation. Table 4 on page 10
gives the 3 dB bandwidth and peaking values for
specified BWSEL settings. Figure 6 shows the jitter
transfer curve mask.
.
Figure 6. PLL Jitter Transfer Mask/Template
2.3.3. Jitter Tolerance
Jitter tolerance for the Si5321 is defined as the
maximum peak-to-peak sinusoidal jitter that can be
present on the incoming clock. The tolerance is a
function of the jitter frequency because tolerance
improves for lower input jitter frequency.
Figure 7. Jitter Tolerance Mask/Template
2.4. Loss-of-Signal Alarm
The Si5321 has loss-of-signal (LOS) circuitry that
constantly monitors the CLKIN input clock for missing
pulses. The LOS circuitry sets a LOS output alarm
signal when missing pulses are detected.
The LOS circuitry operates as follows. Regardless of
the selected input clock frequency range, the LOS
circuitry divides down the input clock into the 19 MHz
range. The LOS circuitry then over-samples this divided
down input clock to search for extended periods of time
without input clock transitions. If the LOS circuitry
detects four consecutive samples of the divided down
input clock that are the same state (i.e., 1111 or 0000), a
LOS condition is declared; the Si5321 goes into digital
hold mode, and the LOS output alarm signal is set high.
The LOS sampling circuitry runs at a frequency of f
O_78
,
where f
O_78
is the output clock frequency when the
FRQSEL[2:0] pins are set to 100. Figure 3 on page 5
and Table 3 on page 7 list the minimum and maximum
transitionless time periods required for declaring a LOS
on the input clock (t
LOS
).
Jitter
Transfer
0 dB
F
BW
f
Jitter
Peaking
–20 dB/dec.
Jitter In(s)
J
p
Input
Jitter
Amplitude
10 ns
F
BW
–20 dB/dec.
f
Jitter In
Excessive Input Jitter Range
相關(guān)PDF資料
PDF描述
SI5364 SONET/SDH PRECISION PORT CARD CLOCK IC
SI5364-F-BC SONET/SDH PRECISION PORT CARD CLOCK IC
SI5600 SiPHY-TM OC-192/STM-64 SONET/SDH TRANSCEIVER
SI5600-BC SiPHY-TM OC-192/STM-64 SONET/SDH TRANSCEIVER
SI7661 HEATSINK TO-202 CLIP-ON .58 BK
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
SI5321-EVB 功能描述:時鐘和定時器開發(fā)工具 G.709FEC & 66/64Sc 19-2.5GHz Output RoHS:否 制造商:Texas Instruments 產(chǎn)品:Evaluation Modules 類型:Clock Conditioners 工具用于評估:LMK04100B 頻率:122.8 MHz 工作電源電壓:3.3 V
SI5321-F-BC 功能描述:時鐘合成器/抖動清除器 FOR NEW DESIGNS RoHS:否 制造商:Skyworks Solutions, Inc. 輸出端數(shù)量: 輸出電平: 最大輸出頻率: 輸入電平: 最大輸入頻率:6.1 GHz 電源電壓-最大:3.3 V 電源電壓-最小:2.7 V 封裝 / 箱體:TSSOP-28 封裝:Reel
SI5321-G-BC 功能描述:時鐘發(fā)生器及支持產(chǎn)品 SONET/SDH Precision Clock 19 to 2500MHz RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56
SI5321-G-XC2 制造商:Silicon Laboratories Inc 功能描述:
Si5321-H-BL 功能描述:時鐘發(fā)生器及支持產(chǎn)品 SONET/SDH Precisn Clock Multiplr RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56