參數(shù)資料
型號(hào): MT9072AB
廠商: ZARLINK SEMICONDUCTOR INC
元件分類: 數(shù)字傳輸電路
英文描述: Ultraframer DS3/E3/DS2/E2/DS1/E1/DS0
中文描述: DATACOM, FRAMER, PQFP208
封裝: 28 X 28 MM, 1.40 MM HEIGHT, MS-026BJB, LQFP-208
文件頁數(shù): 97/275頁
文件大小: 3738K
代理商: MT9072AB
第1頁第2頁第3頁第4頁第5頁第6頁第7頁第8頁第9頁第10頁第11頁第12頁第13頁第14頁第15頁第16頁第17頁第18頁第19頁第20頁第21頁第22頁第23頁第24頁第25頁第26頁第27頁第28頁第29頁第30頁第31頁第32頁第33頁第34頁第35頁第36頁第37頁第38頁第39頁第40頁第41頁第42頁第43頁第44頁第45頁第46頁第47頁第48頁第49頁第50頁第51頁第52頁第53頁第54頁第55頁第56頁第57頁第58頁第59頁第60頁第61頁第62頁第63頁第64頁第65頁第66頁第67頁第68頁第69頁第70頁第71頁第72頁第73頁第74頁第75頁第76頁第77頁第78頁第79頁第80頁第81頁第82頁第83頁第84頁第85頁第86頁第87頁第88頁第89頁第90頁第91頁第92頁第93頁第94頁第95頁第96頁當(dāng)前第97頁第98頁第99頁第100頁第101頁第102頁第103頁第104頁第105頁第106頁第107頁第108頁第109頁第110頁第111頁第112頁第113頁第114頁第115頁第116頁第117頁第118頁第119頁第120頁第121頁第122頁第123頁第124頁第125頁第126頁第127頁第128頁第129頁第130頁第131頁第132頁第133頁第134頁第135頁第136頁第137頁第138頁第139頁第140頁第141頁第142頁第143頁第144頁第145頁第146頁第147頁第148頁第149頁第150頁第151頁第152頁第153頁第154頁第155頁第156頁第157頁第158頁第159頁第160頁第161頁第162頁第163頁第164頁第165頁第166頁第167頁第168頁第169頁第170頁第171頁第172頁第173頁第174頁第175頁第176頁第177頁第178頁第179頁第180頁第181頁第182頁第183頁第184頁第185頁第186頁第187頁第188頁第189頁第190頁第191頁第192頁第193頁第194頁第195頁第196頁第197頁第198頁第199頁第200頁第201頁第202頁第203頁第204頁第205頁第206頁第207頁第208頁第209頁第210頁第211頁第212頁第213頁第214頁第215頁第216頁第217頁第218頁第219頁第220頁第221頁第222頁第223頁第224頁第225頁第226頁第227頁第228頁第229頁第230頁第231頁第232頁第233頁第234頁第235頁第236頁第237頁第238頁第239頁第240頁第241頁第242頁第243頁第244頁第245頁第246頁第247頁第248頁第249頁第250頁第251頁第252頁第253頁第254頁第255頁第256頁第257頁第258頁第259頁第260頁第261頁第262頁第263頁第264頁第265頁第266頁第267頁第268頁第269頁第270頁第271頁第272頁第273頁第274頁第275頁
MT9072
Data Sheet
97
Zarlink Semiconductor Inc.
15.1 Interrupt Status Register Overview
All 33 interrupt status registers are maskable with 33 corresponding interrupt mask registers. All interrupt status
registers and all interrupt mask registers are 16 bits, although all 16 bits are not always used. Unused status bits
may be either one or zero if read.
When an unmasked interrupt occurs, one or more bits of the 33 interrupt status registers will go high causing one or
more bits of the unmasked interrupt vector to go high. A high bit in the interrupt vector causes the output IRQ pin to
go low (if enabled by SPND, INTA control bits). After an interrupt status register is read, it is automatically cleared.
After all interrupt status registers are cleared, the interrupt vector is cleared causing the IRQ pin to return to a high
impedance state.
If a new unmasked interrupt occurs while the interrupt status registers from a previous interrupt are being read, the
affected interrupt status registers will be updated, the interrupt vector will be updated, and the IRQ pin will remain
low until all interrupt status registers are cleared.
If the interrupt status registers are unmasked, and the interrupt vector is masked, the interrupt status registers will
function normally, but they will not cause the IRQ pin to toggle low. Only set bits in the Interrupt Vector will cause the
IRQ pin to toggle low. This is similar to the SPND control bit function, but instead of masking all selected framer
interrupts, the interrupt vector mask can mask individual registers within the selected framers.
15.1.1 Interrupt Related Control Bits and Pins
SPND
- All interrupts for a particular framer may be suspended without changing the interrupt mask words, by
setting the
SPND
control bit (register address YF1) to zero. All unmasked interrupt status registers will continue to
be updated (and will be cleared when read), but the selected framers interrupt vector bits will remain at zero.
Therefore that framer cannot toggle the IRQ pin. If all eight framer’s SPND bit are zero, then all interrupt vector bits
will remain low, therefore none of the framers can toggle the IRQ pin.
In some applications, a logic low at the IRQ pin lasting the full duration of the interrupt service routine may be
undesirable. In these cases, immediately following the interrupt, set the control bit SPND (register address YF1) low
until the interrupt service routine is finished
INTA
- All interrupt and latched status registers for a particular framer may be cleared (without reading the interrupt
status registers) by setting the INTA control bit (register address YF1) to zero. Interrupt status and latched registers
for a particular framer will be cleared (and not updated) as long as INTA is low. Consequently, the selected framer’s
interrupt vector bits will remain at zero, therefore that framer cannot toggle the IRQ pin.
TAIS
- During initial power up, all (8 framers) interrupt status registers are cleared without changing the interrupt
mask words, when the TAIS control pin is held low. Consequently, the interrupt vector will remain clear and the IRQ
pin will remain in a high impedance state. This allows for system initialization without spurious interrupts. Interrupt
status registers will not be updated, and the IRQ pin will be forced to a high impedance state as long as TAIS is low.
RESET or RST
- After a MT9072 reset (RESET pin for all eight framers or RST control bit (register address YF1)
for a selected framer), all interrupt status register bits are unmasked, but the SPND and INTA control bits are set to
zero.
15.2 Interrupt Servicing Methods
There are two common methods for identifying the source of an interrupt. The Polling Method is the simplest but
uses the most processor time. The Vector Method requires a two step process, but uses the least amount of
processor time.
相關(guān)PDF資料
PDF描述
MT9072AV Ultraframer DS3/E3/DS2/E2/DS1/E1/DS0
MT90820 Large Digital Switch
MT90820AL Large Digital Switch
MT90820AL1 Large Digital Switch
MT90823AL1 3V Large Digital Switch
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MT9072AV 制造商:Microsemi Corporation 功能描述:FRAMER E1/J1/T1 3.3V 256BGA - Trays 制造商:Zarlink Semiconductor Inc 功能描述:FRAMER E1/J1/T1 3.3V 256BGA - Trays
MT9072AV2 制造商:Microsemi Corporation 功能描述:FRAMER E1/J1/T1 3.3V 220BGA - Trays 制造商:Zarlink Semiconductor Inc 功能描述:FRAMER E1/J1/T1 3.3V 220BGA - Trays
MT90732 制造商:MITEL 制造商全稱:Mitel Networks Corporation 功能描述:CMOS E2/E3 Framer (E2/E3F)
MT90732AP 制造商:MITEL 制造商全稱:Mitel Networks Corporation 功能描述:CMOS E2/E3 Framer (E2/E3F)
MT90733 制造商:MITEL 制造商全稱:Mitel Networks Corporation 功能描述:CMOS DS3 Framer (DS3F)