參數(shù)資料
型號(hào): MT90401
廠商: Zarlink Semiconductor Inc.
英文描述: SONET/SDH System Synchronizer
中文描述: 的SONET / SDH系統(tǒng)的同步
文件頁(yè)數(shù): 13/38頁(yè)
文件大?。?/td> 650K
代理商: MT90401
MT90401
Data Sheet
13
Zarlink Semiconductor Inc.
Lock Indicator -
If the PLL is in frequency lock (frequency lock means the center frequency of the PLL is identical
to the line frequency), and the input phase offset is small enough such that no phase slope limiting is exhibited, then
the lock signal will be set high.
1.5 Output Interface Circuit
The output of the DCO (DPLL) is used by the Output Interface Circuit to provide the output signals shown in Figure
5. The Output Interface Circuit uses five Tapped Delay Lines in MT90401 followed by a T1 Divider Circuit, an E1
Divider Circuit, a DS2 Divider Circuit, and a x4/x8 PLL, to generate the required output signals.
Five tapped delay lines are used to generate 8.592 MHz, 11.184 MHz, 16.384 MHz, 12.352 MHz, 12.624 MHz and
19.44 MHz signals.
The E1 Divider Circuit uses the 16.384 MHz signal to generate four clock outputs and three frame pulse outputs.
The C8o, C4o and C2o clocks are generated by simply dividing the C16o clock by two, four and eight respectively.
These outputs have a nominal 50% duty cycle. The frame pulse outputs (F0o, F8o, and F16o) are generated
directly from the C16 clock.
The T1 Divider Circuit uses the 12.352 MHz signal to generate C1.5o. This output has a nominal 50% duty cycle.
The DS2 Divider Circuit uses the 12.624 MHz signal to generate the clock output C6o. This output has a nominal
50% duty cycle.
The 19.44 MHz signal is output on the C19o pin and it is multiplied by an internal PLL to generate the 155.52 MHz
clock output on the C155P/N pins. The C155P/N clock has a nominal 50% duty cycle.
The 8.592 MHz and 11.184 MHz signals are multiplied by an internal PLL to generate the 34.368 MHz or
44.736 MHz clock output on the C34/C44 pin. If the internal PLL is dedicated to the C155P/N clock then the
C34/C44 pin will output the 8.592 MHz or 11.184 MHz clocks. The 34.368 Mhz and 44.736 MHz clocks have a
nominal 50% duty cycle. The duty cycles of the 8.592 MHz and 11.184 MHz signals are dependent on the duty
cycle of the 20 MHz clock input to the C20i pin.
相關(guān)PDF資料
PDF描述
MT90401AB 150MA LOW-DROPOUT VOLTAGE REGULATOR SO-8 PKG
MT90401AB1 SONET/SDH System Synchronizer
MT9040 T1/E1 Synchronizer
MT9040AN T1/E1 Synchronizer
MT9043 T1/E1 System Synchronizer
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MT90401AB 制造商:ZARLINK 制造商全稱:Zarlink Semiconductor Inc 功能描述:SONET/SDH System Synchronizer
MT90401AB1 制造商:Microsemi Corporation 功能描述:FRAMER SDH/SONET 3.3V 80LQFP EP - Trays 制造商:MICROSEMI CONSUMER MEDICAL PRODUCT GROUP 功能描述:IC SYNCHRONIZER SONET/SDH 80LQFP 制造商:Microsemi Corporation 功能描述:IC SYNCHRONIZER SONET/SDH 80LQFP
MT9040AN 制造商:ZARLINK 制造商全稱:Zarlink Semiconductor Inc 功能描述:T1/E1 Synchronizer
MT9040AN1 制造商:Microsemi Corporation 功能描述:FRAMER E1 /T1 3.3V 48SSOP - Rail/Tube
MT9040ANR1 制造商:Microsemi Corporation 功能描述:FRAMER E1 /T1 3.3V 48SSOP - Tape and Reel