參數(shù)資料
型號: MT8888CPR
廠商: ZARLINK SEMICONDUCTOR INC
元件分類: 信令電路
英文描述: Integrated DTMF Transceiver with Intel Micro Interface
中文描述: TELECOM, DTMF SIGNALING CIRCUIT, PQCC28
封裝: PLASTIC, LCC-28
文件頁數(shù): 5/25頁
文件大?。?/td> 536K
代理商: MT8888CPR
MT8888C
Data Sheet
5
Zarlink Semiconductor Inc.
Note: 0= LOGIC LOW, 1= LOGIC HIGH
Following the filter section is a decoder employing digital counting techniques to determine the frequencies of the
incoming tones and to verify that they correspond to standard DTMF frequencies. A complex averaging algorithm
protects against tone simulation by extraneous signals such as voice while providing tolerance to small frequency
deviations and variations. This averaging algorithm has been developed to ensure an optimum combination of
immunity to talk-off and tolerance to the presence of interfering frequencies (third tones) and noise. When the
detector recognizes the presence of two valid tones (this is referred to as the “signal condition” in some industry
specifications) the “Early Steering” (ESt) output will go to an active state. Any subsequent loss of signal condition
will cause ESt to assume an inactive state.
4.0 Steering Circuit
Before registration of a decoded tone pair, the receiver checks for a valid signal duration (referred to as character
recognition condition). This check is performed by an external RC time constant driven by ESt. A logic high on ESt
causes v
c
(see Figure 5) to rise as the capacitor discharges. Provided that the signal condition is maintained (ESt
remains high) for the validation period (t
GTP
), v
c
reaches the threshold (V
TSt
) of the steering logic to register the
tone pair, latching its corresponding 4-bit code (see Table 1) into the Receive Data Register. At this point the GT
output is activated and drives v
c
to V
DD
. GT continues to drive high as long as ESt remains high. Finally, after a
short delay to allow the output latch to settle, the delayed steering output flag goes high, signalling that a received
tone pair has been registered. The status of the delayed steering flag can be monitored by checking the appropriate
bit in the status register. If Interrupt mode has been selected, the IRQ/CP pin will pull low when the delayed steering
flag is active.
The contents of the output latch are updated on an active delayed steering transition. This data is presented to the
four bit bidirectional data bus when the Receive Data Register is read. The steering circuit works in reverse to
validate the interdigit pause between signals. Thus, as well as rejecting signals too short to be considered valid, the
F
LOW
F
HIGH
DIGIT
D
3
D
2
D
1
D
0
697
1209
1
0
0
0
1
697
1336
2
0
0
1
0
697
1477
3
0
0
1
1
770
1209
4
0
1
0
0
770
1336
5
0
1
0
1
770
1477
6
0
1
1
0
852
1209
7
0
1
1
1
852
1336
8
1
0
0
0
852
1477
9
1
0
0
1
941
1336
0
1
0
1
0
941
1209
*
1
0
1
1
941
1477
#
1
1
0
0
697
1633
A
1
1
0
1
770
1633
B
1
1
1
0
852
1633
C
1
1
1
1
941
1633
D
0
0
0
0
Table 1 - Functional Encode/Decode Table
相關PDF資料
PDF描述
MT8888CSR Integrated DTMF Transceiver with Intel Micro Interface
MT8888CSR1 Integrated DTMF Transceiver with Intel Micro Interface
MT8888CE1 Integrated DTMF Transceiver with Intel Micro Interface
MT8888CS1 Integrated DTMF Transceiver with Intel Micro Interface
MT8888CPR1 Integrated DTMF Transceiver with Intel Micro Interface
相關代理商/技術參數(shù)
參數(shù)描述
MT8888CPR1 制造商:Microsemi Corporation 功能描述:DTMF TXRX 3.58MHZ CMOS 5V 28PLCC - Tape and Reel 制造商:MICROSEMI CONSUMER MEDICAL PRODUCT GROUP 功能描述:IC TXRX DTMF 28PLCC 制造商:Microsemi Corporation 功能描述:IC TXRX DTMF 28PLCC
MT8888CS 制造商:Microsemi Corporation 功能描述:
MT8888CS1 制造商:Microsemi Corporation 功能描述:DTMF TXRX 3.58MHz CMOS 5V 20-Pin SOIC Tube 制造商:Microsemi Corporation 功能描述:DTMF TXRX 3.58MHZ CMOS 5V 20SOIC - Rail/Tube 制造商:MICROSEMI CONSUMER MEDICAL PRODUCT GROUP 功能描述:IC TXRX DTMF 20SOIC 制造商:Microsemi Corporation 功能描述:IC TXRX DTMF 20SOIC
MT8888CS-1 制造商:MITEL 制造商全稱:Mitel Networks Corporation 功能描述:Integrated DTMFTransceiver with Intel Micro Interface
MT8888CSR 制造商:Microsemi Corporation 功能描述: