參數(shù)資料
型號: M48T248VPM
廠商: 意法半導(dǎo)體
英文描述: 5.0 or 3.3V, 1024K TIMEKEEPER SRAM with PHANTOM
中文描述: 5.0或3.3V,1024K與幻象計時器的SRAM
文件頁數(shù): 15/24頁
文件大?。?/td> 306K
代理商: M48T248VPM
15/24
M48T248Y, M48T248V
PHANTOM CLOCK OPERATION
Communication with the Phantom Clock is estab-
lished by pattern recognition of a serial bit-stream
of 64 bits which must be matched by executing 64
consecutive WRITE cycles containing the proper
data on DQ0.
All accesses which occur prior to recognition of the
64-bit pattern are directed to memory.
After recognition is established, the next 64 READ
or WRITE cycles either extract or update data in
the clock while disabling the memory.
Data transfer to and from the timekeeping function
is accomplished with a serial bit-stream under con-
trol of Chip Enable (CE), Output Enable (OE), and
WRITE Enable (WE). Initially, a READ cycle using
the CE and OE control of the clock starts the pat-
tern recognition sequence by moving the pointer to
the first bit of the 64-bit comparison register (see
Figure 10, page 16).
Next, 64 consecutive WRITE cycles are executed
using the CE and WE control of the device. These
64 WRITE cycles are used only to gain access to
the clock. Therefore, any address to the memory
is acceptable. However, the WRITE cycles gener-
ated to gain access to the Phantom Clock are also
writing data to a location in the mated RAM. The
preferred way to manage this requirement is to set
aside just one address location in RAM as a Phan-
tom Clock scratch pad.
When the first WRITE cycle is executed, it is com-
pared to Bit 1 of the 64-bit comparison register. If
a match is found, the pointer increments to the
next location of the comparison register and
awaits the next WRITE cycle.
If a match is not found, the pointer does not ad-
vance and all subsequent WRITE cycles are ig-
nored. If a READ cycle occurs at any time during
pattern recognition, the present sequence is abort-
ed and the comparison register pointer is reset.
Pattern recognition continues for a total of 64
WRITE cycles as described above until all of the
bits in the comparison register have been
matched. With a correct match for 64-bits, the
Phantom Clock is enabled and data transfer to or
from the timekeeping registers can proceed. The
next 64 cycles will cause the Phantom Clock to ei-
ther receive or transmit data on DQ0, depending
on the level of the OE pin or the WE pin. Cycles to
other locations outside the memory block can be
interleaved with CE cycles without interrupting the
pattern recognition sequence or data transfer se-
quence to the Phantom Clock.
相關(guān)PDF資料
PDF描述
M48T251V-70PM1 5.0 or 3.3V, 4096K TIMEKEEPER SRAM with PHANTOM
M48T251V-70PM1TR 5.0 or 3.3V, 4096K TIMEKEEPER SRAM with PHANTOM
M48T251V-85PM1 5.0 or 3.3V, 4096K TIMEKEEPER SRAM with PHANTOM
M48T251V-85PM1TR 5.0 or 3.3V, 4096K TIMEKEEPER SRAM with PHANTOM
M48T251V 5.0 or 3.3V, 4096K TIMEKEEPER SRAM with PHANTOM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
M48T248Y 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:5.0 or 3.3V, 1024K TIMEKEEPER SRAM with PHANTOM
M48T248Y-70PM1 功能描述:實時時鐘 1M (128Kx8) 70ns RoHS:否 制造商:Microchip Technology 功能:Clock, Calendar. Alarm RTC 總線接口:I2C 日期格式:DW:DM:M:Y 時間格式:HH:MM:SS RTC 存儲容量:64 B 電源電壓-最大:5.5 V 電源電壓-最小:1.8 V 最大工作溫度:+ 85 C 最小工作溫度: 安裝風(fēng)格:Through Hole 封裝 / 箱體:PDIP-8 封裝:Tube
M48T248Y-70PM1TR 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:5.0 or 3.3V, 1024K TIMEKEEPER SRAM with PHANTOM
M48T248Y-85PM1 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:5.0 or 3.3V, 1024K TIMEKEEPER SRAM with PHANTOM
M48T248Y-85PM1TR 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:5.0 or 3.3V, 1024K TIMEKEEPER SRAM with PHANTOM